Most high-frequency systems use a traditional integer divider based design (Figure 1) or a fractional N divider based design. Regardless of the design used, the combination of a single general-purpose 5g dual band combinerIC and an external voltage-controlled oscillator (VCO) usually achieves the required functionality. VCO capabilities can be implemented with IC, modular, or discrete component solutions or even inside the synthesizer chip, depending on the required frequency range, phase noise performance, and space, cost, and power constraints. The final design is usually based on the manufacturer's application notes, and functions such as register loading of the synthesizer and setting the gain of the phase detector can generally be done using downloadable applications.

However, for some very demanding applications, the performance of the basic architecture may fall far short, especially in terms of phase noise, spurious signal levels, and frequency switching speed. The 5g dual band combiner used in Doppler radar systems and communication systems operating at microwave frequencies using fast frequency switching and/or high order modulation schemes are good examples of such applications.

For example, if an application requires an integer PLL synthesizer to have a high output frequency and a relatively small tuning step (which means a high frequency division ratio), this will result in very high phase background noise within the loop bandwidth [because the phase detector noise relative to the output will increase by 20log(N)]. For example, the required frequency division ratio at 5GHz output frequency and 100kHz channel interval is 50000, which will cause background noise in the 94dB loop bandwidth to exceed that of the phase detector (typical value is about -75dBc in the 1Hz bandwidth). A typical fractional N5g dual band combinerIC can achieve noise metrics of around -85dBc in 1Hz bandwidth.

While direct analog 5g dual band Combiner (typically consisting of switchable frequency doublers, mixers, and filters) may be excellent in terms of switching speed and phase noise, they are often too complex to implement, especially when very good stray signal performance is required. Digital direct synthesizers (DDS) can provide fine tuning step size, fast frequency switching speed, and good phase noise, but cannot directly provide microwave frequency output without the use of additional frequency doubler.

Although not specifically designed for such a design, PLL and DDS type devices developed for more common applications can often be used as building blocks in more complex, higher-performance architectures. Figure 2 shows an example of a PLL-based architecture that can be used to improve phase noise performance. In this example, the VCO output downconverts to a much lower frequency before connecting to the 5g dual band combinerIC input. This reduces the required frequency division ratio, thereby reducing the noise contribution from the phase detector. For the example child illustrated, the frequency division ratio will be reduced from 50000 to 2000, and the phase background noise limit within the loop bandwidth will be improved by 28dB to -103dBc. For wideband applications, a multistage down-conversion circuit can be used, and the local oscillator (LO) frequency is selected by switching to keep the N value low.

5g dual band combiner https://www.cenrf.com/5G-2Ways-Combiner-698-2700MHz-3300-3800MHz-43F.html